730a87c173e59f6672febfd39f046e55be330e99
[powerpc.git] / drivers / kvm / irq.h
1 /*
2  * irq.h: in kernel interrupt controller related definitions
3  * Copyright (c) 2007, Intel Corporation.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms and conditions of the GNU General Public License,
7  * version 2, as published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
16  * Place - Suite 330, Boston, MA 02111-1307 USA.
17  * Authors:
18  *   Yaozu (Eddie) Dong <Eddie.dong@intel.com>
19  *
20  */
21
22 #ifndef __IRQ_H
23 #define __IRQ_H
24
25 #include <linux/mm_types.h>
26 #include <linux/hrtimer.h>
27 #include <asm/kvm.h>
28 #include "iodev.h"
29
30 struct kvm;
31 struct kvm_vcpu;
32
33 typedef void irq_request_func(void *opaque, int level);
34
35 struct kvm_kpic_state {
36         u8 last_irr;    /* edge detection */
37         u8 irr;         /* interrupt request register */
38         u8 imr;         /* interrupt mask register */
39         u8 isr;         /* interrupt service register */
40         u8 priority_add;        /* highest irq priority */
41         u8 irq_base;
42         u8 read_reg_select;
43         u8 poll;
44         u8 special_mask;
45         u8 init_state;
46         u8 auto_eoi;
47         u8 rotate_on_auto_eoi;
48         u8 special_fully_nested_mode;
49         u8 init4;               /* true if 4 byte init */
50         u8 elcr;                /* PIIX edge/trigger selection */
51         u8 elcr_mask;
52         struct kvm_pic *pics_state;
53 };
54
55 struct kvm_pic {
56         struct kvm_kpic_state pics[2]; /* 0 is master pic, 1 is slave pic */
57         irq_request_func *irq_request;
58         void *irq_request_opaque;
59         int output;             /* intr from master PIC */
60         struct kvm_io_device dev;
61 };
62
63 struct kvm_pic *kvm_create_pic(struct kvm *kvm);
64 void kvm_pic_set_irq(void *opaque, int irq, int level);
65 int kvm_pic_read_irq(struct kvm_pic *s);
66 int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
67 int kvm_cpu_has_interrupt(struct kvm_vcpu *v);
68 void kvm_pic_update_irq(struct kvm_pic *s);
69
70 #define IOAPIC_NUM_PINS  KVM_IOAPIC_NUM_PINS
71 #define IOAPIC_VERSION_ID 0x11  /* IOAPIC version */
72 #define IOAPIC_EDGE_TRIG  0
73 #define IOAPIC_LEVEL_TRIG 1
74
75 #define IOAPIC_DEFAULT_BASE_ADDRESS  0xfec00000
76 #define IOAPIC_MEM_LENGTH            0x100
77
78 /* Direct registers. */
79 #define IOAPIC_REG_SELECT  0x00
80 #define IOAPIC_REG_WINDOW  0x10
81 #define IOAPIC_REG_EOI     0x40 /* IA64 IOSAPIC only */
82
83 /* Indirect registers. */
84 #define IOAPIC_REG_APIC_ID 0x00 /* x86 IOAPIC only */
85 #define IOAPIC_REG_VERSION 0x01
86 #define IOAPIC_REG_ARB_ID  0x02 /* x86 IOAPIC only */
87
88 /*ioapic delivery mode*/
89 #define IOAPIC_FIXED                    0x0
90 #define IOAPIC_LOWEST_PRIORITY          0x1
91 #define IOAPIC_PMI                      0x2
92 #define IOAPIC_NMI                      0x4
93 #define IOAPIC_INIT                     0x5
94 #define IOAPIC_EXTINT                   0x7
95
96 struct kvm_ioapic {
97         u64 base_address;
98         u32 ioregsel;
99         u32 id;
100         u32 irr;
101         u32 pad;
102         union ioapic_redir_entry {
103                 u64 bits;
104                 struct {
105                         u8 vector;
106                         u8 delivery_mode:3;
107                         u8 dest_mode:1;
108                         u8 delivery_status:1;
109                         u8 polarity:1;
110                         u8 remote_irr:1;
111                         u8 trig_mode:1;
112                         u8 mask:1;
113                         u8 reserve:7;
114                         u8 reserved[4];
115                         u8 dest_id;
116                 } fields;
117         } redirtbl[IOAPIC_NUM_PINS];
118         struct kvm_io_device dev;
119         struct kvm *kvm;
120 };
121
122 struct kvm_lapic {
123         unsigned long base_address;
124         struct kvm_io_device dev;
125         struct {
126                 atomic_t pending;
127                 s64 period;     /* unit: ns */
128                 u32 divide_count;
129                 ktime_t last_update;
130                 struct hrtimer dev;
131         } timer;
132         struct kvm_vcpu *vcpu;
133         struct page *regs_page;
134         void *regs;
135 };
136
137 #ifdef DEBUG
138 #define ASSERT(x)                                                       \
139 do {                                                                    \
140         if (!(x)) {                                                     \
141                 printk(KERN_EMERG "assertion failed %s: %d: %s\n",      \
142                        __FILE__, __LINE__, #x);                         \
143                 BUG();                                                  \
144         }                                                               \
145 } while (0)
146 #else
147 #define ASSERT(x) do { } while (0)
148 #endif
149
150 void kvm_vcpu_kick(struct kvm_vcpu *vcpu);
151 int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
152 int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
153 int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
154 int kvm_create_lapic(struct kvm_vcpu *vcpu);
155 void kvm_lapic_reset(struct kvm_vcpu *vcpu);
156 void kvm_pic_reset(struct kvm_kpic_state *s);
157 void kvm_ioapic_reset(struct kvm_ioapic *ioapic);
158 void kvm_free_lapic(struct kvm_vcpu *vcpu);
159 u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
160 void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
161 void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
162
163 struct kvm_vcpu *kvm_get_lowest_prio_vcpu(struct kvm *kvm, u8 vector,
164                                        unsigned long bitmap);
165 u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
166 void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data);
167 int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest);
168 void kvm_ioapic_update_eoi(struct kvm *kvm, int vector);
169 int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda);
170 int kvm_apic_set_irq(struct kvm_vcpu *vcpu, u8 vec, u8 trig);
171 void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu);
172 int kvm_ioapic_init(struct kvm *kvm);
173 void kvm_ioapic_set_irq(struct kvm_ioapic *ioapic, int irq, int level);
174 int kvm_lapic_enabled(struct kvm_vcpu *vcpu);
175 int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
176 void kvm_apic_timer_intr_post(struct kvm_vcpu *vcpu, int vec);
177 void kvm_timer_intr_post(struct kvm_vcpu *vcpu, int vec);
178 void kvm_inject_pending_timer_irqs(struct kvm_vcpu *vcpu);
179 void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu);
180 void kvm_migrate_apic_timer(struct kvm_vcpu *vcpu);
181
182 #endif