X-Git-Url: http://git.rot13.org/?a=blobdiff_plain;f=firmware%2Flib%2Fmsp430x1612.c;h=386119f48c8e4dd462b9341dfcb301345ef80a3d;hb=f0eaf8347f79d77ca7d1bcaf8018d3e3b1505649;hp=3bcb3ce0eab64617aabe14d8c4413c6b10403403;hpb=d817685970c7d0601be3434bed24f835dccbe234;p=goodfet diff --git a/firmware/lib/msp430x1612.c b/firmware/lib/msp430x1612.c index 3bcb3ce..386119f 100644 --- a/firmware/lib/msp430x1612.c +++ b/firmware/lib/msp430x1612.c @@ -6,7 +6,6 @@ #include #include - //! Receive a byte. unsigned char serial_rx(){ char c; @@ -31,7 +30,6 @@ unsigned char serial1_rx(){ return c; } - //! Transmit a byte. void serial_tx(unsigned char x){ while ((IFG1 & UTXIFG0) == 0); //loop until buffer is free @@ -44,6 +42,14 @@ void serial1_tx(unsigned char x){ TXBUF1 = x; } +/** Later, add support for the EZ430/FETUIF with 12MHz crystal + UBR00=0xE2; UBR10=0x04; UMCTL0=0x00; // uart0 12000000Hz 9600bps + UBR00=0x71; UBR10=0x02; UMCTL0=0x00; // uart0 12000000Hz 19200bps + UBR00=0x38; UBR10=0x01; UMCTL0=0x55; // uart0 12000000Hz 38400bps + UBR00=0xD0; UBR10=0x00; UMCTL0=0x4A; // uart0 12000000Hz 57581bps + UBR00=0x68; UBR10=0x00; UMCTL0=0x04; // uart0 12000000Hz 115273bps + */ + //! Set the baud rate. void setbaud(unsigned char rate){ @@ -94,9 +100,122 @@ void setbaud1(unsigned char rate){ void msp430_init_uart(){ + + /* RS232 */ + + P3SEL |= BIT4|BIT5; // P3.4,5 = USART0 TXD/RXD + P3DIR |= BIT4; + + UCTL0 = SWRST | CHAR; /* 8-bit character, UART mode */ + UTCTL0 = SSEL1; /* UCLK = MCLK */ + + setbaud(0); + + ME1 &= ~USPIE0; /* USART1 SPI module disable */ + ME1 |= (UTXE0 | URXE0); /* Enable USART1 TXD/RXD */ + + UCTL0 &= ~SWRST; + + /* XXX Clear pending interrupts before enable!!! */ + U0TCTL |= URXSE; + + + //IE1 |= URXIE1; /* Enable USART1 RX interrupt */ } +/** For EZ430/FETUIF + void msp430_init_dco() { + WDTCTL = WDTPW + WDTHOLD; //stop WDT + + BCSCTL1 = 0; + + do { + int i; + IFG1 &= ~OFIFG; + for (i=0; i<1000; i++); + + } while (IFG1 & OFIFG); + + BCSCTL2 = SELM1 | DIVM1 | SELS; + +} + */ + void msp430_init_dco() { +/* This code taken from the FU Berlin sources and reformatted. */ + // + +//Works well. +//#define MSP430_CPU_SPEED 2457600UL + +//Too fast for internal resistor. +//#define MSP430_CPU_SPEED 4915200UL + +//Max speed. +//#deefine MSP430_CPU_SPEED 4500000UL + +//baud rate speed +#define MSP430_CPU_SPEED 3683400UL +#define DELTA ((MSP430_CPU_SPEED) / (32768 / 8)) + unsigned int compare, oldcapture = 0; + unsigned int i; + + WDTCTL = WDTPW + WDTHOLD; //stop WDT + + + DCOCTL=0xF0; + //a4 + //1100 + + /* ACLK is devided by 4. RSEL=6 no division for MCLK + and SSMCLK. XT2 is off. */ + //BCSCTL1 = 0xa8; + + BCSCTL2 = 0x00; /* Init FLL to desired frequency using the 32762Hz + crystal DCO frquenzy = 2,4576 MHz */ + + P1OUT|=1; + + BCSCTL1 |= DIVA1 + DIVA0; /* ACLK = LFXT1CLK/8 */ + for(i = 0xffff; i > 0; i--) { /* Delay for XTAL to settle */ + asm("nop"); + } + + CCTL2 = CCIS0 + CM0 + CAP; // Define CCR2, CAP, ACLK + TACTL = TASSEL1 + TACLR + MC1; // SMCLK, continous mode + + + while(1) { + + while((CCTL2 & CCIFG) != CCIFG); /* Wait until capture occured! */ + CCTL2 &= ~CCIFG; /* Capture occured, clear flag */ + compare = CCR2; /* Get current captured SMCLK */ + compare = compare - oldcapture; /* SMCLK difference */ + oldcapture = CCR2; /* Save current captured SMCLK */ + + if(DELTA == compare) { + break; /* if equal, leave "while(1)" */ + } else if(DELTA < compare) { /* DCO is too fast, slow it down */ + DCOCTL--; + if(DCOCTL == 0xFF) { /* Did DCO role under? */ + BCSCTL1--; + } + } else { /* -> Select next lower RSEL */ + DCOCTL++; + if(DCOCTL == 0x00) { /* Did DCO role over? */ + BCSCTL1++; + } + /* -> Select next higher RSEL */ + } + } + + CCTL2 = 0; /* Stop CCR2 function */ + TACTL = 0; /* Stop Timer_A */ + + BCSCTL1 &= ~(DIVA1 + DIVA0); /* remove /8 divisor from ACLK again */ + + P1OUT=0; + }