X-Git-Url: http://git.rot13.org/?p=goodfet;a=blobdiff_plain;f=firmware%2Fapps%2Fjtag%2Fjtag430.c;h=66adb111f974b9ed56599b0da755bef92bc60240;hp=cc2ecc2b34b241dcd1f200a422507c66a0b606f9;hb=27317fc9af778f929496abb25ddb1ac68b1beb4e;hpb=3e900862cd87255c698e516c37078163ce343e77 diff --git a/firmware/apps/jtag/jtag430.c b/firmware/apps/jtag/jtag430.c index cc2ecc2..66adb11 100644 --- a/firmware/apps/jtag/jtag430.c +++ b/firmware/apps/jtag/jtag430.c @@ -1,9 +1,15 @@ +/*! \file jtag430.c + \author Travis Goodspeed + \brief MSP430 JTAG (16-bit) +*/ #include "platform.h" #include "command.h" #include "jtag.h" +unsigned int jtag430mode=MSP430X2MODE; + //! Set the program counter. void jtag430_setpc(unsigned int adr){ jtag_ir_shift8(IR_CNTRL_SIG_16BIT); @@ -49,6 +55,7 @@ unsigned int jtag430_readmem(unsigned int adr){ CLRTCLK; jtag_ir_shift8(IR_CNTRL_SIG_16BIT); + if(adr>0xFF) jtag_dr_shift16(0x2409);//word read else @@ -79,31 +86,9 @@ void jtag430_writemem(unsigned int adr, unsigned int data){ SETTCLK; } -//! Pulse TCLK at 350kHz +/- 100kHz -void jtag430_tclk_flashpulses(unsigned int i){ - //TODO check this on a scope. - - //At 2MHz, 350kHz is obtained with 5 clocks of delay - - /** Pondering: - What happens if the frequency is too low or to high? - Is there any risk of damaging the chip, or only of a poor write? - */ - while(i--){ - SETTCLK; - _NOP(); - _NOP(); - _NOP(); - _NOP(); - _NOP(); - CLRTCLK; - } -} - //! Write data to flash memory. Must be preconfigured. void jtag430_writeflashword(unsigned int adr, unsigned int data){ - //jtag430_haltcpu(); - /* + CLRTCLK; jtag_ir_shift8(IR_CNTRL_SIG_16BIT); jtag_dr_shift16(0x2408);//word write @@ -117,17 +102,17 @@ void jtag430_writeflashword(unsigned int adr, unsigned int data){ CLRTCLK; jtag_ir_shift8(IR_CNTRL_SIG_16BIT); jtag_dr_shift16(0x2409); - */ + /* jtag430_writemem(adr,data); CLRTCLK; jtag_ir_shift8(IR_CNTRL_SIG_16BIT); jtag_dr_shift16(0x2409); - + */ //Pulse TCLK - jtag430_tclk_flashpulses(35); - //jtag430_releasecpu(); + jtag430_tclk_flashpulses(35); //35 standard + } //! Configure flash, then write a word. @@ -139,7 +124,7 @@ void jtag430_writeflash(unsigned int adr, unsigned int data){ //FCTL2=0xA540, selecting MCLK as source, DIV=1 jtag430_writemem(0x012A, 0xA540); //FCTL3=0xA500, should be 0xA540 for Info Seg A on 2xx chips. - jtag430_writemem(0x012C, 0xA500); + jtag430_writemem(0x012C, 0xA500); //all but info flash. //Write the word itself. jtag430_writeflashword(adr,data); @@ -152,6 +137,27 @@ void jtag430_writeflash(unsigned int adr, unsigned int data){ +//! Power-On Reset +void jtag430_por(){ + unsigned int jtagid; + + // Perform Reset + jtag_ir_shift8(IR_CNTRL_SIG_16BIT); + jtag_dr_shift16(0x2C01); // apply + jtag_dr_shift16(0x2401); // remove + CLRTCLK; + SETTCLK; + CLRTCLK; + SETTCLK; + CLRTCLK; + jtagid = jtag_ir_shift8(IR_ADDR_CAPTURE); // get JTAG identifier + SETTCLK; + + jtag430_writemem(0x0120, 0x5A80); // Diabled Watchdog +} + + + #define ERASE_GLOB 0xA50E #define ERASE_ALLMAIN 0xA50C #define ERASE_MASS 0xA506 @@ -160,6 +166,8 @@ void jtag430_writeflash(unsigned int adr, unsigned int data){ //! Configure flash, then write a word. void jtag430_eraseflash(unsigned int mode, unsigned int adr, unsigned int count){ + jtag430_haltcpu(); + //FCTL1= erase mode jtag430_writemem(0x0128, mode); //FCTL2=0xA540, selecting MCLK as source, DIV=1 @@ -179,6 +187,8 @@ void jtag430_eraseflash(unsigned int mode, unsigned int adr, unsigned int count) //FCTL1=0xA500, disabling flash write jtag430_writemem(0x0128, 0xA500); + + jtag430_releasecpu(); } @@ -186,8 +196,9 @@ void jtag430_eraseflash(unsigned int mode, unsigned int adr, unsigned int count) void jtag430_resettap(){ int i; // Settle output + SETTDI; //430X2 SETTMS; - SETTDI; + //SETTDI; //classic SETTCK; // Navigate to reset state. @@ -206,7 +217,7 @@ void jtag430_resettap(){ /* sacred, by spec. - Sometimes this isn't necessary. */ + Sometimes this isn't necessary. */ // fuse check CLRTMS; delay(50); @@ -230,14 +241,17 @@ void jtag430_start(){ //Entry sequence from Page 67 of SLAU265A for 4-wire MSP430 JTAG CLRRST; - delay(100); + delay(100); //100 CLRTST; - delay(50); + delay(50); //50 SETTST; - delay(50); + delay(50); //50 SETRST; P5DIR&=~RST; delay(0xFFFF); + + //Perform a reset and disable watchdog. + jtag430_por(); } //! Set CPU to Instruction Fetch @@ -253,17 +267,22 @@ void jtag430_setinstrfetch(){ } } -//! Handles unique MSP430 JTAG commands. Forwards others to JTAG. + +//! Handles classic MSP430 JTAG commands. Forwards others to JTAG. void jtag430handle(unsigned char app, unsigned char verb, unsigned char len){ - unsigned char i; + register char blocks; + unsigned long at; + unsigned int i, val; + switch(verb){ case START: //Enter JTAG mode. jtag430_start(); //TAP setup, fuse check jtag430_resettap(); + txdata(app,verb,0); break; case JTAG430_HALTCPU: @@ -278,25 +297,52 @@ void jtag430handle(unsigned char app, jtag430_setinstrfetch(); txdata(app,verb,0); break; - case JTAG430_READMEM: case PEEK: + /* cmddataword[0]=jtag430_readmem(cmddataword[0]); txdata(app,verb,2); + */ + blocks=(len>4?cmddata[4]:1); + at=cmddatalong[0]; + + len=0x80; + serial_tx(app); + serial_tx(verb); + serial_tx(len); + + while(blocks--){ + for(i=0;i>8); + } + } + + + break; case JTAG430_WRITEMEM: case POKE: - jtag430_writemem(cmddataword[0],cmddataword[1]); + jtag430_writemem(cmddataword[0],cmddataword[2]); cmddataword[0]=jtag430_readmem(cmddataword[0]); txdata(app,verb,2); break; case JTAG430_WRITEFLASH: - jtag430_writeflash(cmddataword[0],cmddataword[1]); + debugstr("Poking flash memory."); + jtag430_writeflash(cmddataword[0],cmddataword[2]); cmddataword[0]=jtag430_readmem(cmddataword[0]); txdata(app,verb,2); break; case JTAG430_ERASEFLASH: + jtag430_eraseflash(ERASE_MASS,0xFFFE,0xFFFF); + jtag430_eraseflash(ERASE_MASS,0xFFFE,0xFFFF); jtag430_eraseflash(ERASE_MASS,0xFFFE,0xFFFF); txdata(app,verb,0); break; @@ -304,9 +350,16 @@ void jtag430handle(unsigned char app, jtag430_setpc(cmddataword[0]); txdata(app,verb,0); break; + + case JTAG430_COREIP_ID: + case JTAG430_DEVICE_ID: + cmddataword[0]=0; + cmddataword[1]=0; + txdata(app,verb,4); + break; + default: jtaghandle(app,verb,len); } jtag430_resettap(); } -