X-Git-Url: http://git.rot13.org/?p=goodfet;a=blobdiff_plain;f=firmware%2Fapps%2Fjtag%2Fjtag430x2.c;h=b508f0beabfe78b58f4e790895ef5d86c8a36b25;hp=e49634679000aa620a88d734d0ec5b5a2cd74e51;hb=ef8b3dcd43ed26a82df672e64396bf8c024bb09c;hpb=4b2f28239ea1c0f76117e813fc8838f8a368d2bf diff --git a/firmware/apps/jtag/jtag430x2.c b/firmware/apps/jtag/jtag430x2.c index e496346..b508f0b 100644 --- a/firmware/apps/jtag/jtag430x2.c +++ b/firmware/apps/jtag/jtag430x2.c @@ -46,57 +46,157 @@ unsigned char jtag430x2_start(){ return jtag430x2_jtagid(); } +//! Grab the core ID. unsigned int jtag430_coreid(){ jtag_ir_shift8(IR_COREIP_ID); return jtag_dr_shift16(0); } +//! Grab the device ID. unsigned long jtag430_deviceid(){ jtag_ir_shift8(IR_DEVICE_ID); return jtag_dr_shift20(0); } -//! Read data from address -unsigned int jtag430x2_readmem(unsigned long adr){ - unsigned int toret=0; - +//! Write data to address +void jtag430x2_writemem(unsigned long adr, + unsigned int data){ jtag_ir_shift8(IR_CNTRL_SIG_CAPTURE); if(jtag_dr_shift16(0) & 0x0301){ - // Read Memory CLRTCLK; jtag_ir_shift8(IR_CNTRL_SIG_16BIT); - if(adr>=0x100){ - jtag_dr_shift16(0x0501);//word read - }else{ - jtag_dr_shift16(0x0511);//byte read - } + if(adr>=0x100) + jtag_dr_shift16(0x0500);//word mode + else + jtag_dr_shift16(0x0510);//byte mode jtag_ir_shift8(IR_ADDR_16BIT); jtag_dr_shift20(adr); - - jtag_ir_shift8(IR_DATA_TO_ADDR); + SETTCLK; - CLRTCLK; - toret = jtag_dr_shift16(0x0000); + jtag_ir_shift8(IR_DATA_TO_ADDR); + jtag_dr_shift16(data);//16 word + + CLRTCLK; + jtag_ir_shift8(IR_CNTRL_SIG_16BIT); + jtag_dr_shift16(0x0501); SETTCLK; - // one or more cycle, so CPU is driving correct MAB CLRTCLK; SETTCLK; - // Processor is now again in Init State + //init state + }else{ + while(1) P1OUT^=1; //loop if locked up } +} +//! Read data from address +unsigned int jtag430x2_readmem(unsigned long adr){ + unsigned int toret=0; + unsigned int tries=5; + + while(1){ + do{ + jtag_ir_shift8(IR_CNTRL_SIG_CAPTURE); + }while(!(jtag_dr_shift16(0) & 0x0301)); + + if(jtag_dr_shift16(0) & 0x0301){ + // Read Memory + CLRTCLK; + jtag_ir_shift8(IR_CNTRL_SIG_16BIT); + if(adr>=0x100){ + jtag_dr_shift16(0x0501);//word read + }else{ + jtag_dr_shift16(0x0511);//byte read + } + + jtag_ir_shift8(IR_ADDR_16BIT); + jtag_dr_shift20(adr); //20 + + jtag_ir_shift8(IR_DATA_TO_ADDR); + SETTCLK; + CLRTCLK; + toret = jtag_dr_shift16(0x0000); + + SETTCLK; + + //Cycle a bit. + CLRTCLK; + SETTCLK; + return toret; + } + } + //return toret; +} + +//! Syncs a POR. +unsigned int jtag430x2_syncpor(){ + jtag_ir_shift8(IR_CNTRL_SIG_16BIT); + jtag_dr_shift16(0x1501); //JTAG mode + while(!(jtag_dr_shift16(0) & 0x200)); + return jtag430x2_por(); +} + +//! Executes an MSP430X2 POR +unsigned int jtag430x2_por(){ + unsigned int i = 0; + + // tick + CLRTCLK; + SETTCLK; + jtag_ir_shift8(IR_CNTRL_SIG_16BIT); + jtag_dr_shift16(0x0C01); + jtag_dr_shift16(0x0401); - return toret; + //cycle + for (i = 0; i < 10; i++){ + CLRTCLK; + SETTCLK; + } + + jtag_dr_shift16(0x0501); + + // tick + CLRTCLK; + SETTCLK; + + + // Disable WDT + jtag430x2_writemem(0x015C, 0x5A80); + + // check state + jtag_ir_shift8(IR_CNTRL_SIG_CAPTURE); + if(jtag_dr_shift16(0) & 0x0301) + return(1);//ok + + return 0;//error +} + + +//! Check the fuse. +unsigned int jtag430x2_fusecheck(){ + int i; + for(i=0;i<3;i++){ + jtag_ir_shift8(IR_CNTRL_SIG_CAPTURE); + if(jtag_dr_shift16(0xAAAA)==0x5555) + return 1;//blown + } + return 0;//unblown } -//! Handles classic MSP430 JTAG commands. Forwards others to JTAG. +//! Handles MSP430X2 JTAG commands. Forwards others to JTAG. void jtag430x2handle(unsigned char app, - unsigned char verb, - unsigned char len){ + unsigned char verb, + unsigned char len){ + register char blocks; + + unsigned int i,val; + unsigned long at; + + //jtag430_resettap(); switch(verb){ case START: @@ -116,16 +216,44 @@ void jtag430x2handle(unsigned char app, return; } - //TAP setup, fuse check - //jtag430_resettap(); + jtag430x2_fusecheck(); + + jtag430x2_syncpor(); + + jtag430_resettap(); + txdata(app,verb,1); break; case JTAG430_READMEM: case PEEK: - cmddataword[0]=jtag430x2_readmem(cmddataword[0]); - //cmddataword[0]=jtag430_readmem(cmddataword[0]); + blocks=(len>4?cmddata[4]:1); + at=cmddatalong[0]; + + /* + cmddataword[0]=jtag430x2_readmem(at); txdata(app,verb,2); break; + */ + + len=0x80; + serial_tx(app); + serial_tx(verb); + serial_tx(len); + + while(blocks--){ + for(i=0;i>8); + } + } + + break; case JTAG430_COREIP_ID: cmddataword[0]=jtag430_coreid(); txdata(app,verb,2); @@ -135,10 +263,17 @@ void jtag430x2handle(unsigned char app, txdata(app,verb,4); break; case JTAG430_HALTCPU: + //jtag430x2_haltcpu(); + break; case JTAG430_RELEASECPU: case JTAG430_SETINSTRFETCH: case JTAG430_WRITEMEM: case POKE: + jtag430x2_writemem(cmddatalong[0], + cmddataword[2]); + cmddataword[0]=jtag430x2_readmem(cmddatalong[0]); + txdata(app,verb,2); + break; case JTAG430_WRITEFLASH: case JTAG430_ERASEFLASH: case JTAG430_SETPC: