X-Git-Url: http://git.rot13.org/?p=goodfet;a=blobdiff_plain;f=firmware%2Fplatforms%2Fgoodfet.h;h=14f9df823d423c2af9b91fe3d534e3ef43411c8c;hp=a9288b24ef808a34660a5b37a19042e3c111a135;hb=19c84b41b9fbde102aee56bc137a8a2885194ebf;hpb=cfbda5b069e5c792b4b3a91911c3fc9844b68fbc;ds=sidebyside diff --git a/firmware/platforms/goodfet.h b/firmware/platforms/goodfet.h index a9288b2..14f9df8 100644 --- a/firmware/platforms/goodfet.h +++ b/firmware/platforms/goodfet.h @@ -3,10 +3,17 @@ \brief Port descriptions for the GoodFET platform. */ -#include -#include -#include +/* #ifdef __MSPGCC__ */ +/* #include */ +/* #else */ +/* #include */ +/* #include */ +/* #include */ +/* #endif */ +#ifndef _GNU_ASSEMBLER_ +#include +#endif //LED on P1.0 #define PLEDOUT P1OUT @@ -14,7 +21,7 @@ #define PLEDPIN BIT0 //Use P3 instead of P5 for target I/O on chips without P5. -#ifdef msp430x2274 +#ifdef msp430f2274 //#warning "No P5, using P3 instead. Will break 2618 and 1612 support." #define P5OUT P3OUT #define P5DIR P3DIR @@ -44,12 +51,10 @@ #define CLRSS P5OUT&=~BIT0 #define DIRSS P5DIR|=BIT0; -//BIT5 is Chip Enable. Need to document this -//#define RADIOACTIVE P5OUT|=BIT5 -//#define RADIOPASSIVE P5OUT&=~BIT5 -#define SETCE P5OUT|=BIT5 -#define CLRCE P5OUT&=~BIT5 -#define DIRCE P5DIR|=BIT5 +//Used for the Nordic port, !RST pin on regular GoodFET. +#define SETCE P2OUT|=BIT6 +#define CLRCE P2OUT&=~BIT6 +#define DIRCE P2DIR|=BIT6 // network byte order converters #define htons(x) ((((uint16_t)(x) & 0xFF00) >> 8) | \