ARM: tegra: cpuidle: Handle tick broadcasting within cpuidle core on Tegra20/30
[linux] / arch / arm / mach-tegra / cpuidle-tegra30.c
1 /*
2  * CPU idle driver for Tegra CPUs
3  *
4  * Copyright (c) 2010-2012, NVIDIA Corporation.
5  * Copyright (c) 2011 Google, Inc.
6  * Author: Colin Cross <ccross@android.com>
7  *         Gary King <gking@nvidia.com>
8  *
9  * Rework for 3.3 by Peter De Schrijver <pdeschrijver@nvidia.com>
10  *
11  * This program is free software; you can redistribute it and/or modify
12  * it under the terms of the GNU General Public License as published by
13  * the Free Software Foundation; either version 2 of the License, or
14  * (at your option) any later version.
15  *
16  * This program is distributed in the hope that it will be useful, but WITHOUT
17  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
19  * more details.
20  */
21
22 #include <linux/clk/tegra.h>
23 #include <linux/tick.h>
24 #include <linux/cpuidle.h>
25 #include <linux/cpu_pm.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28
29 #include <asm/cpuidle.h>
30 #include <asm/smp_plat.h>
31 #include <asm/suspend.h>
32
33 #include "cpuidle.h"
34 #include "pm.h"
35 #include "sleep.h"
36
37 #ifdef CONFIG_PM_SLEEP
38 static int tegra30_idle_lp2(struct cpuidle_device *dev,
39                             struct cpuidle_driver *drv,
40                             int index);
41 #endif
42
43 static struct cpuidle_driver tegra_idle_driver = {
44         .name = "tegra_idle",
45         .owner = THIS_MODULE,
46 #ifdef CONFIG_PM_SLEEP
47         .state_count = 2,
48 #else
49         .state_count = 1,
50 #endif
51         .states = {
52                 [0] = ARM_CPUIDLE_WFI_STATE_PWR(600),
53 #ifdef CONFIG_PM_SLEEP
54                 [1] = {
55                         .enter                  = tegra30_idle_lp2,
56                         .exit_latency           = 2000,
57                         .target_residency       = 2200,
58                         .power_usage            = 0,
59                         .flags                  = CPUIDLE_FLAG_TIMER_STOP,
60                         .name                   = "powered-down",
61                         .desc                   = "CPU power gated",
62                 },
63 #endif
64         },
65 };
66
67 #ifdef CONFIG_PM_SLEEP
68 static bool tegra30_cpu_cluster_power_down(struct cpuidle_device *dev,
69                                            struct cpuidle_driver *drv,
70                                            int index)
71 {
72         /* All CPUs entering LP2 is not working.
73          * Don't let CPU0 enter LP2 when any secondary CPU is online.
74          */
75         if (num_online_cpus() > 1 || !tegra_cpu_rail_off_ready()) {
76                 cpu_do_idle();
77                 return false;
78         }
79
80         tegra_idle_lp2_last();
81
82         return true;
83 }
84
85 #ifdef CONFIG_SMP
86 static bool tegra30_cpu_core_power_down(struct cpuidle_device *dev,
87                                         struct cpuidle_driver *drv,
88                                         int index)
89 {
90         smp_wmb();
91
92         cpu_suspend(0, tegra30_sleep_cpu_secondary_finish);
93
94         return true;
95 }
96 #else
97 static inline bool tegra30_cpu_core_power_down(struct cpuidle_device *dev,
98                                                struct cpuidle_driver *drv,
99                                                int index)
100 {
101         return true;
102 }
103 #endif
104
105 static int tegra30_idle_lp2(struct cpuidle_device *dev,
106                             struct cpuidle_driver *drv,
107                             int index)
108 {
109         bool entered_lp2 = false;
110         bool last_cpu;
111
112         local_fiq_disable();
113
114         last_cpu = tegra_set_cpu_in_lp2();
115         cpu_pm_enter();
116
117         if (dev->cpu == 0) {
118                 if (last_cpu)
119                         entered_lp2 = tegra30_cpu_cluster_power_down(dev, drv,
120                                                                      index);
121                 else
122                         cpu_do_idle();
123         } else {
124                 entered_lp2 = tegra30_cpu_core_power_down(dev, drv, index);
125         }
126
127         cpu_pm_exit();
128         tegra_clear_cpu_in_lp2();
129
130         local_fiq_enable();
131
132         smp_rmb();
133
134         return (entered_lp2) ? index : 0;
135 }
136 #endif
137
138 int __init tegra30_cpuidle_init(void)
139 {
140         return cpuidle_register(&tegra_idle_driver, NULL);
141 }