DSO138_SourceCodes_v037.rar
[DSO138] / Libraries / CMSIS / CM3 / DeviceSupport / ST / STM32F10x / startup / arm / startup_stm32f10x_hd.s
1 ;******************** (C) COPYRIGHT 2010 STMicroelectronics ********************\r
2 ;* File Name          : startup_stm32f10x_hd.s\r
3 ;* Author             : MCD Application Team\r
4 ;* Version            : V3.3.0\r
5 ;* Date               : 04/16/2010\r
6 ;* Description        : STM32F10x High Density Devices vector table for RVMDK \r
7 ;*                      toolchain. \r
8 ;*                      This module performs:\r
9 ;*                      - Set the initial SP\r
10 ;*                      - Set the initial PC == Reset_Handler\r
11 ;*                      - Set the vector table entries with the exceptions ISR address\r
12 ;*                      - Configure the clock system and also configure the external \r
13 ;*                        SRAM mounted on STM3210E-EVAL board to be used as data \r
14 ;*                        memory (optional, to be enabled by user)\r
15 ;*                      - Branches to __main in the C library (which eventually\r
16 ;*                        calls main()).\r
17 ;*                      After Reset the CortexM3 processor is in Thread mode,\r
18 ;*                      priority is Privileged, and the Stack is set to Main.\r
19 ;* <<< Use Configuration Wizard in Context Menu >>>   \r
20 ;*******************************************************************************\r
21 ; THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS\r
22 ; WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE TIME.\r
23 ; AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY DIRECT,\r
24 ; INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING FROM THE\r
25 ; CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE CODING\r
26 ; INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.\r
27 ;*******************************************************************************\r
28 \r
29 ; Amount of memory (in bytes) allocated for Stack\r
30 ; Tailor this value to your application needs\r
31 ; <h> Stack Configuration\r
32 ;   <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8>\r
33 ; </h>\r
34 \r
35 Stack_Size      EQU     0x00000400\r
36 \r
37                 AREA    STACK, NOINIT, READWRITE, ALIGN=3\r
38 Stack_Mem       SPACE   Stack_Size\r
39 __initial_sp\r
40                                                   \r
41 ; <h> Heap Configuration\r
42 ;   <o>  Heap Size (in Bytes) <0x0-0xFFFFFFFF:8>\r
43 ; </h>\r
44 \r
45 Heap_Size       EQU     0x00000200\r
46 \r
47                 AREA    HEAP, NOINIT, READWRITE, ALIGN=3\r
48 __heap_base\r
49 Heap_Mem        SPACE   Heap_Size\r
50 __heap_limit\r
51 \r
52                 PRESERVE8\r
53                 THUMB\r
54 \r
55 \r
56 ; Vector Table Mapped to Address 0 at Reset\r
57                 AREA    RESET, DATA, READONLY\r
58                 EXPORT  __Vectors\r
59                 EXPORT  __Vectors_End\r
60                 EXPORT  __Vectors_Size\r
61 \r
62 __Vectors       DCD     __initial_sp               ; Top of Stack\r
63                 DCD     Reset_Handler              ; Reset Handler\r
64                 DCD     NMI_Handler                ; NMI Handler\r
65                 DCD     HardFault_Handler          ; Hard Fault Handler\r
66                 DCD     MemManage_Handler          ; MPU Fault Handler\r
67                 DCD     BusFault_Handler           ; Bus Fault Handler\r
68                 DCD     UsageFault_Handler         ; Usage Fault Handler\r
69                 DCD     0                          ; Reserved\r
70                 DCD     0                          ; Reserved\r
71                 DCD     0                          ; Reserved\r
72                 DCD     0                          ; Reserved\r
73                 DCD     SVC_Handler                ; SVCall Handler\r
74                 DCD     DebugMon_Handler           ; Debug Monitor Handler\r
75                 DCD     0                          ; Reserved\r
76                 DCD     PendSV_Handler             ; PendSV Handler\r
77                 DCD     SysTick_Handler            ; SysTick Handler\r
78 \r
79                 ; External Interrupts\r
80                 DCD     WWDG_IRQHandler            ; Window Watchdog\r
81                 DCD     PVD_IRQHandler             ; PVD through EXTI Line detect\r
82                 DCD     TAMPER_IRQHandler          ; Tamper\r
83                 DCD     RTC_IRQHandler             ; RTC\r
84                 DCD     FLASH_IRQHandler           ; Flash\r
85                 DCD     RCC_IRQHandler             ; RCC\r
86                 DCD     EXTI0_IRQHandler           ; EXTI Line 0\r
87                 DCD     EXTI1_IRQHandler           ; EXTI Line 1\r
88                 DCD     EXTI2_IRQHandler           ; EXTI Line 2\r
89                 DCD     EXTI3_IRQHandler           ; EXTI Line 3\r
90                 DCD     EXTI4_IRQHandler           ; EXTI Line 4\r
91                 DCD     DMA1_Channel1_IRQHandler   ; DMA1 Channel 1\r
92                 DCD     DMA1_Channel2_IRQHandler   ; DMA1 Channel 2\r
93                 DCD     DMA1_Channel3_IRQHandler   ; DMA1 Channel 3\r
94                 DCD     DMA1_Channel4_IRQHandler   ; DMA1 Channel 4\r
95                 DCD     DMA1_Channel5_IRQHandler   ; DMA1 Channel 5\r
96                 DCD     DMA1_Channel6_IRQHandler   ; DMA1 Channel 6\r
97                 DCD     DMA1_Channel7_IRQHandler   ; DMA1 Channel 7\r
98                 DCD     ADC1_2_IRQHandler          ; ADC1 & ADC2\r
99                 DCD     USB_HP_CAN1_TX_IRQHandler  ; USB High Priority or CAN1 TX\r
100                 DCD     USB_LP_CAN1_RX0_IRQHandler ; USB Low  Priority or CAN1 RX0\r
101                 DCD     CAN1_RX1_IRQHandler        ; CAN1 RX1\r
102                 DCD     CAN1_SCE_IRQHandler        ; CAN1 SCE\r
103                 DCD     EXTI9_5_IRQHandler         ; EXTI Line 9..5\r
104                 DCD     TIM1_BRK_IRQHandler        ; TIM1 Break\r
105                 DCD     TIM1_UP_IRQHandler         ; TIM1 Update\r
106                 DCD     TIM1_TRG_COM_IRQHandler    ; TIM1 Trigger and Commutation\r
107                 DCD     TIM1_CC_IRQHandler         ; TIM1 Capture Compare\r
108                 DCD     TIM2_IRQHandler            ; TIM2\r
109                 DCD     TIM3_IRQHandler            ; TIM3\r
110                 DCD     TIM4_IRQHandler            ; TIM4\r
111                 DCD     I2C1_EV_IRQHandler         ; I2C1 Event\r
112                 DCD     I2C1_ER_IRQHandler         ; I2C1 Error\r
113                 DCD     I2C2_EV_IRQHandler         ; I2C2 Event\r
114                 DCD     I2C2_ER_IRQHandler         ; I2C2 Error\r
115                 DCD     SPI1_IRQHandler            ; SPI1\r
116                 DCD     SPI2_IRQHandler            ; SPI2\r
117                 DCD     USART1_IRQHandler          ; USART1\r
118                 DCD     USART2_IRQHandler          ; USART2\r
119                 DCD     USART3_IRQHandler          ; USART3\r
120                 DCD     EXTI15_10_IRQHandler       ; EXTI Line 15..10\r
121                 DCD     RTCAlarm_IRQHandler        ; RTC Alarm through EXTI Line\r
122                 DCD     USBWakeUp_IRQHandler       ; USB Wakeup from suspend\r
123                 DCD     TIM8_BRK_IRQHandler        ; TIM8 Break\r
124                 DCD     TIM8_UP_IRQHandler         ; TIM8 Update\r
125                 DCD     TIM8_TRG_COM_IRQHandler    ; TIM8 Trigger and Commutation\r
126                 DCD     TIM8_CC_IRQHandler         ; TIM8 Capture Compare\r
127                 DCD     ADC3_IRQHandler            ; ADC3\r
128                 DCD     FSMC_IRQHandler            ; FSMC\r
129                 DCD     SDIO_IRQHandler            ; SDIO\r
130                 DCD     TIM5_IRQHandler            ; TIM5\r
131                 DCD     SPI3_IRQHandler            ; SPI3\r
132                 DCD     UART4_IRQHandler           ; UART4\r
133                 DCD     UART5_IRQHandler           ; UART5\r
134                 DCD     TIM6_IRQHandler            ; TIM6\r
135                 DCD     TIM7_IRQHandler            ; TIM7\r
136                 DCD     DMA2_Channel1_IRQHandler   ; DMA2 Channel1\r
137                 DCD     DMA2_Channel2_IRQHandler   ; DMA2 Channel2\r
138                 DCD     DMA2_Channel3_IRQHandler   ; DMA2 Channel3\r
139                 DCD     DMA2_Channel4_5_IRQHandler ; DMA2 Channel4 & Channel5\r
140 __Vectors_End\r
141 \r
142 __Vectors_Size  EQU  __Vectors_End - __Vectors\r
143 \r
144                 AREA    |.text|, CODE, READONLY\r
145                 \r
146 ; Reset handler\r
147 Reset_Handler   PROC\r
148                 EXPORT  Reset_Handler             [WEAK]\r
149                 IMPORT  __main\r
150                 IMPORT  SystemInit\r
151                 LDR     R0, =SystemInit\r
152                 BLX     R0               \r
153                 LDR     R0, =__main\r
154                 BX      R0\r
155                 ENDP\r
156                 \r
157 ; Dummy Exception Handlers (infinite loops which can be modified)\r
158 \r
159 NMI_Handler     PROC\r
160                 EXPORT  NMI_Handler                [WEAK]\r
161                 B       .\r
162                 ENDP\r
163 HardFault_Handler\\r
164                 PROC\r
165                 EXPORT  HardFault_Handler          [WEAK]\r
166                 B       .\r
167                 ENDP\r
168 MemManage_Handler\\r
169                 PROC\r
170                 EXPORT  MemManage_Handler          [WEAK]\r
171                 B       .\r
172                 ENDP\r
173 BusFault_Handler\\r
174                 PROC\r
175                 EXPORT  BusFault_Handler           [WEAK]\r
176                 B       .\r
177                 ENDP\r
178 UsageFault_Handler\\r
179                 PROC\r
180                 EXPORT  UsageFault_Handler         [WEAK]\r
181                 B       .\r
182                 ENDP\r
183 SVC_Handler     PROC\r
184                 EXPORT  SVC_Handler                [WEAK]\r
185                 B       .\r
186                 ENDP\r
187 DebugMon_Handler\\r
188                 PROC\r
189                 EXPORT  DebugMon_Handler           [WEAK]\r
190                 B       .\r
191                 ENDP\r
192 PendSV_Handler  PROC\r
193                 EXPORT  PendSV_Handler             [WEAK]\r
194                 B       .\r
195                 ENDP\r
196 SysTick_Handler PROC\r
197                 EXPORT  SysTick_Handler            [WEAK]\r
198                 B       .\r
199                 ENDP\r
200 \r
201 Default_Handler PROC\r
202 \r
203                 EXPORT  WWDG_IRQHandler            [WEAK]\r
204                 EXPORT  PVD_IRQHandler             [WEAK]\r
205                 EXPORT  TAMPER_IRQHandler          [WEAK]\r
206                 EXPORT  RTC_IRQHandler             [WEAK]\r
207                 EXPORT  FLASH_IRQHandler           [WEAK]\r
208                 EXPORT  RCC_IRQHandler             [WEAK]\r
209                 EXPORT  EXTI0_IRQHandler           [WEAK]\r
210                 EXPORT  EXTI1_IRQHandler           [WEAK]\r
211                 EXPORT  EXTI2_IRQHandler           [WEAK]\r
212                 EXPORT  EXTI3_IRQHandler           [WEAK]\r
213                 EXPORT  EXTI4_IRQHandler           [WEAK]\r
214                 EXPORT  DMA1_Channel1_IRQHandler   [WEAK]\r
215                 EXPORT  DMA1_Channel2_IRQHandler   [WEAK]\r
216                 EXPORT  DMA1_Channel3_IRQHandler   [WEAK]\r
217                 EXPORT  DMA1_Channel4_IRQHandler   [WEAK]\r
218                 EXPORT  DMA1_Channel5_IRQHandler   [WEAK]\r
219                 EXPORT  DMA1_Channel6_IRQHandler   [WEAK]\r
220                 EXPORT  DMA1_Channel7_IRQHandler   [WEAK]\r
221                 EXPORT  ADC1_2_IRQHandler          [WEAK]\r
222                 EXPORT  USB_HP_CAN1_TX_IRQHandler  [WEAK]\r
223                 EXPORT  USB_LP_CAN1_RX0_IRQHandler [WEAK]\r
224                 EXPORT  CAN1_RX1_IRQHandler        [WEAK]\r
225                 EXPORT  CAN1_SCE_IRQHandler        [WEAK]\r
226                 EXPORT  EXTI9_5_IRQHandler         [WEAK]\r
227                 EXPORT  TIM1_BRK_IRQHandler        [WEAK]\r
228                 EXPORT  TIM1_UP_IRQHandler         [WEAK]\r
229                 EXPORT  TIM1_TRG_COM_IRQHandler    [WEAK]\r
230                 EXPORT  TIM1_CC_IRQHandler         [WEAK]\r
231                 EXPORT  TIM2_IRQHandler            [WEAK]\r
232                 EXPORT  TIM3_IRQHandler            [WEAK]\r
233                 EXPORT  TIM4_IRQHandler            [WEAK]\r
234                 EXPORT  I2C1_EV_IRQHandler         [WEAK]\r
235                 EXPORT  I2C1_ER_IRQHandler         [WEAK]\r
236                 EXPORT  I2C2_EV_IRQHandler         [WEAK]\r
237                 EXPORT  I2C2_ER_IRQHandler         [WEAK]\r
238                 EXPORT  SPI1_IRQHandler            [WEAK]\r
239                 EXPORT  SPI2_IRQHandler            [WEAK]\r
240                 EXPORT  USART1_IRQHandler          [WEAK]\r
241                 EXPORT  USART2_IRQHandler          [WEAK]\r
242                 EXPORT  USART3_IRQHandler          [WEAK]\r
243                 EXPORT  EXTI15_10_IRQHandler       [WEAK]\r
244                 EXPORT  RTCAlarm_IRQHandler        [WEAK]\r
245                 EXPORT  USBWakeUp_IRQHandler       [WEAK]\r
246                 EXPORT  TIM8_BRK_IRQHandler        [WEAK]\r
247                 EXPORT  TIM8_UP_IRQHandler         [WEAK]\r
248                 EXPORT  TIM8_TRG_COM_IRQHandler    [WEAK]\r
249                 EXPORT  TIM8_CC_IRQHandler         [WEAK]\r
250                 EXPORT  ADC3_IRQHandler            [WEAK]\r
251                 EXPORT  FSMC_IRQHandler            [WEAK]\r
252                 EXPORT  SDIO_IRQHandler            [WEAK]\r
253                 EXPORT  TIM5_IRQHandler            [WEAK]\r
254                 EXPORT  SPI3_IRQHandler            [WEAK]\r
255                 EXPORT  UART4_IRQHandler           [WEAK]\r
256                 EXPORT  UART5_IRQHandler           [WEAK]\r
257                 EXPORT  TIM6_IRQHandler            [WEAK]\r
258                 EXPORT  TIM7_IRQHandler            [WEAK]\r
259                 EXPORT  DMA2_Channel1_IRQHandler   [WEAK]\r
260                 EXPORT  DMA2_Channel2_IRQHandler   [WEAK]\r
261                 EXPORT  DMA2_Channel3_IRQHandler   [WEAK]\r
262                 EXPORT  DMA2_Channel4_5_IRQHandler [WEAK]\r
263 \r
264 WWDG_IRQHandler\r
265 PVD_IRQHandler\r
266 TAMPER_IRQHandler\r
267 RTC_IRQHandler\r
268 FLASH_IRQHandler\r
269 RCC_IRQHandler\r
270 EXTI0_IRQHandler\r
271 EXTI1_IRQHandler\r
272 EXTI2_IRQHandler\r
273 EXTI3_IRQHandler\r
274 EXTI4_IRQHandler\r
275 DMA1_Channel1_IRQHandler\r
276 DMA1_Channel2_IRQHandler\r
277 DMA1_Channel3_IRQHandler\r
278 DMA1_Channel4_IRQHandler\r
279 DMA1_Channel5_IRQHandler\r
280 DMA1_Channel6_IRQHandler\r
281 DMA1_Channel7_IRQHandler\r
282 ADC1_2_IRQHandler\r
283 USB_HP_CAN1_TX_IRQHandler\r
284 USB_LP_CAN1_RX0_IRQHandler\r
285 CAN1_RX1_IRQHandler\r
286 CAN1_SCE_IRQHandler\r
287 EXTI9_5_IRQHandler\r
288 TIM1_BRK_IRQHandler\r
289 TIM1_UP_IRQHandler\r
290 TIM1_TRG_COM_IRQHandler\r
291 TIM1_CC_IRQHandler\r
292 TIM2_IRQHandler\r
293 TIM3_IRQHandler\r
294 TIM4_IRQHandler\r
295 I2C1_EV_IRQHandler\r
296 I2C1_ER_IRQHandler\r
297 I2C2_EV_IRQHandler\r
298 I2C2_ER_IRQHandler\r
299 SPI1_IRQHandler\r
300 SPI2_IRQHandler\r
301 USART1_IRQHandler\r
302 USART2_IRQHandler\r
303 USART3_IRQHandler\r
304 EXTI15_10_IRQHandler\r
305 RTCAlarm_IRQHandler\r
306 USBWakeUp_IRQHandler\r
307 TIM8_BRK_IRQHandler\r
308 TIM8_UP_IRQHandler\r
309 TIM8_TRG_COM_IRQHandler\r
310 TIM8_CC_IRQHandler\r
311 ADC3_IRQHandler\r
312 FSMC_IRQHandler\r
313 SDIO_IRQHandler\r
314 TIM5_IRQHandler\r
315 SPI3_IRQHandler\r
316 UART4_IRQHandler\r
317 UART5_IRQHandler\r
318 TIM6_IRQHandler\r
319 TIM7_IRQHandler\r
320 DMA2_Channel1_IRQHandler\r
321 DMA2_Channel2_IRQHandler\r
322 DMA2_Channel3_IRQHandler\r
323 DMA2_Channel4_5_IRQHandler\r
324                 B       .\r
325 \r
326                 ENDP\r
327 \r
328                 ALIGN\r
329 \r
330 ;*******************************************************************************\r
331 ; User Stack and Heap initialization\r
332 ;*******************************************************************************\r
333                  IF      :DEF:__MICROLIB\r
334                 \r
335                  EXPORT  __initial_sp\r
336                  EXPORT  __heap_base\r
337                  EXPORT  __heap_limit\r
338                 \r
339                  ELSE\r
340                 \r
341                  IMPORT  __use_two_region_memory\r
342                  EXPORT  __user_initial_stackheap\r
343                  \r
344 __user_initial_stackheap\r
345 \r
346                  LDR     R0, =  Heap_Mem\r
347                  LDR     R1, =(Stack_Mem + Stack_Size)\r
348                  LDR     R2, = (Heap_Mem +  Heap_Size)\r
349                  LDR     R3, = Stack_Mem\r
350                  BX      LR\r
351 \r
352                  ALIGN\r
353 \r
354                  ENDIF\r
355 \r
356                  END\r
357 \r
358 ;******************* (C) COPYRIGHT 2010 STMicroelectronics *****END OF FILE*****\r